Laurel Electronics Co., Ltd.

# **LCD Module Specification**

# Model No.: LG1601601-FFDWHUV-TP LG1601601-LMDWHUV-TP

# **Table of Contents**

| 1. BASIC SPECIFICATIONS ······         | 2  |
|----------------------------------------|----|
| 2. ABSOLUTE MAXIMUM RATINGS ······     |    |
| 3. ELECTRICAL CHARACTERISTICS          |    |
| 4. TOUCH PANEL CHARACTERISTICS         | 11 |
| 5. DISPLAY CONTROL COMMANDS ······     | 12 |
| 6. CONNECTION WITH MPU ·····           |    |
| 7. INITIALIZATION AND POWER OFF        |    |
| 8. ELECTRO-OPTICAL CHARACTERISTICS     | 18 |
| 9. DIMENSIONAL OUTLINE ·····           |    |
| 10. LCD MODULE NUMBERING SYSTEM ······ | 20 |
| 11. PRECAUTIONS FOR USE OF LCD MODULE  |    |

| Rev. | Date       | Page | Item | Description                                     |  |  |  |
|------|------------|------|------|-------------------------------------------------|--|--|--|
| 0.1  | 2009/11/28 | -    | -    | New release                                     |  |  |  |
| 0.2  | 2010/10/26 | 2    | 1.1  | Remove BMDWH6V and SFDWH6V LCD type             |  |  |  |
| 0.3  | 2011/10/31 | 17   | 7    | Modify power on Initialization code             |  |  |  |
| 0.4  | 2012/03/22 | 14   | 5    | Add description of anti-interference capacitors |  |  |  |

#### **RECORD OF REVISION**

# 1. BASIC SPECIFICATIONS

#### 1.1 Features

| Item                      |            | Specifications                                                                    | Unit    |
|---------------------------|------------|-----------------------------------------------------------------------------------|---------|
| Display Format            |            | 160 x 160                                                                         | dot     |
|                           | FFDWHUV-TP | FSTN - Positive - Transflective<br>Black characters on white background           | -       |
| LCD Type                  | LMDWHUV-TP | FSTN - Blue - Negative - Transmissive<br>Pure white characters on blue background | -       |
| Driving Meth              | nod        | 1/160 Duty, 1/11 Bias                                                             | _       |
| Viewing Dire              | ection     | 12                                                                                | O'clock |
| Backlight & Color         |            | LED, white color                                                                  | -       |
| Outline Dimension (WxHxT) |            | 62.0 x 69.0 x 9.6 (FPC length is not included)                                    | mm      |
| Viewing Are               | a (WxH)    | 55.0 x 55.0                                                                       | mm      |
| Active Area               | (WxH)      | 47.98 x 47.98                                                                     | mm      |
| Dot Pitch (W              | /xH)       | 0.30 x 0.30                                                                       | mm      |
| Dot Size (W               | xH)        | 0.28 x 0.28                                                                       | mm      |
| Touch Pane                | l          | 4-wire resistive                                                                  |         |
| Weight                    |            | 40                                                                                | g       |
| Controller                |            | UC1611s (COG)                                                                     | -       |
| Interface                 |            | 4-bit/8-bit parallel, 3/4 wire SPI or I <sup>2</sup> C                            | -       |
| Power Supp                | ly (VDD)   | 2.7 to 3.6                                                                        | V       |

#### 1.2 Block Diagram



- 2 -

# 1.3 Terminal Functions (FPC)

| Pin No. | Symbol       | Level       | Function                                                                                                                                                                                                               |                                                                                                                                                                                     |                                  |                                                                                              |                                 |  |  |  |  |
|---------|--------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------|---------------------------------|--|--|--|--|
|         |              | LCVCI       |                                                                                                                                                                                                                        |                                                                                                                                                                                     |                                  |                                                                                              |                                 |  |  |  |  |
| 1 2     | VB0+<br>VB1+ | -           |                                                                                                                                                                                                                        |                                                                                                                                                                                     | hese voltages                    | are generate                                                                                 | ed internally by                |  |  |  |  |
| 3       | VB1+<br>VB1- | -           | UC1611s                                                                                                                                                                                                                | -                                                                                                                                                                                   | / canacitor bet                  | ween VRO+ a                                                                                  | and VB0_                        |  |  |  |  |
| 4       | VB1-<br>VB0- | -           |                                                                                                                                                                                                                        | Connect a 4.7uF/6.3V capacitor between VB0+ and VB0–.<br>Connect a 4.7uF/6.3V capacitor between VB1+ and VB1–.                                                                      |                                  |                                                                                              |                                 |  |  |  |  |
| 5       | VB0-<br>VA0+ | _           |                                                                                                                                                                                                                        |                                                                                                                                                                                     | ·                                |                                                                                              |                                 |  |  |  |  |
| 6       | VA1+         | -           | UC1611s                                                                                                                                                                                                                |                                                                                                                                                                                     | hese voltages                    | are generate                                                                                 | ed internally by                |  |  |  |  |
| 7       | VA1-         | -           |                                                                                                                                                                                                                        | Connect a 4.7uF/6.3V capacitor between VA0+ and VA0                                                                                                                                 |                                  |                                                                                              |                                 |  |  |  |  |
| 8       | VA0-         | _           | Connect a 4.7uF/6.3V capacitor between VA1+ and VA1–.                                                                                                                                                                  |                                                                                                                                                                                     |                                  |                                                                                              |                                 |  |  |  |  |
| 9       | VLCD         | -           |                                                                                                                                                                                                                        |                                                                                                                                                                                     | VLCD is genera<br>V capacitor an |                                                                                              | v by UC1611s.<br>sistor to VSS. |  |  |  |  |
| 10      | Vdd          | 2.7 to 3.6V | Power su                                                                                                                                                                                                               | upply for logic                                                                                                                                                                     | c and charge p                   | oump                                                                                         |                                 |  |  |  |  |
| 11      | Vss          | 0V          | Ground                                                                                                                                                                                                                 | Ground                                                                                                                                                                              |                                  |                                                                                              |                                 |  |  |  |  |
| 12      | TST4         | -           | No conne                                                                                                                                                                                                               | No connection                                                                                                                                                                       |                                  |                                                                                              |                                 |  |  |  |  |
| 13      | BM0          | -           | Bus mode selection                                                                                                                                                                                                     |                                                                                                                                                                                     |                                  |                                                                                              |                                 |  |  |  |  |
| 14      | WR1          | _           | WR[1:0] control the read/write operation of the host interface.                                                                                                                                                        |                                                                                                                                                                                     |                                  |                                                                                              |                                 |  |  |  |  |
| 15      | WR0          | H/L         | In 6800 r                                                                                                                                                                                                              | In 8080 mode: WR0 is /WR signal, WR1 is /RD signal.<br>In 6800 mode: WR0 is R/W signal, WR1 is Enable signal.<br>In serial modes: These two pins are not used, connect them to VSS. |                                  |                                                                                              |                                 |  |  |  |  |
| 16      | CD           | H/L         | Data or instruction selection<br>L: D0 to D7 are Instruction code H: D0 to D7 are display data<br>In S9 and I <sup>2</sup> C mode, CD pin is not used, connect it to VSS.                                              |                                                                                                                                                                                     |                                  |                                                                                              |                                 |  |  |  |  |
| 17      | CS0          | L           |                                                                                                                                                                                                                        | ection signal.                                                                                                                                                                      |                                  |                                                                                              |                                 |  |  |  |  |
| 18      | RST          | L           |                                                                                                                                                                                                                        |                                                                                                                                                                                     | L". There is bu<br>ST to VDD whe |                                                                                              | n-reset circuit in ed.          |  |  |  |  |
| 19      | D0           |             |                                                                                                                                                                                                                        |                                                                                                                                                                                     | parallel host in                 |                                                                                              |                                 |  |  |  |  |
|         | <b>D</b> 4   |             | connect                                                                                                                                                                                                                | DU to SCK, L<br>BM[1:0]=1x                                                                                                                                                          | D3 to SDA and<br>BM[1:0]=1x      | D[15,13] to V<br>BM[1:0]=1x                                                                  | DD or VSS.<br>BM[1:0]=11        |  |  |  |  |
| 20      | D1           | _           |                                                                                                                                                                                                                        | 8-bit parallel                                                                                                                                                                      | 4-bit parallel                   | S8/S9                                                                                        | I <sup>2</sup> C                |  |  |  |  |
| 21      | D2           |             | D0                                                                                                                                                                                                                     | D0                                                                                                                                                                                  | D0/D4                            | SCK                                                                                          | SCK                             |  |  |  |  |
| 22      | <u> </u>     |             | D1<br>D2                                                                                                                                                                                                               | D1<br>D2                                                                                                                                                                            | D1/D5<br>D2/D6                   |                                                                                              | _                               |  |  |  |  |
| 22      | D3           | H/L         | D3                                                                                                                                                                                                                     | D3                                                                                                                                                                                  | D3/D7                            | SDA                                                                                          | SDA                             |  |  |  |  |
| 23      | D4           |             | D4                                                                                                                                                                                                                     | D4                                                                                                                                                                                  | _                                | -                                                                                            | _                               |  |  |  |  |
| 24      | D5           |             | D5<br>D6                                                                                                                                                                                                               | D5<br>D6                                                                                                                                                                            |                                  |                                                                                              |                                 |  |  |  |  |
| 24      | 05           | -           | D7                                                                                                                                                                                                                     | D7                                                                                                                                                                                  | _                                | _                                                                                            | _                               |  |  |  |  |
| 25      | D6           |             | D13                                                                                                                                                                                                                    | 0                                                                                                                                                                                   | 1                                | 0                                                                                            | 1                               |  |  |  |  |
| 26      | D7           |             | D15<br>Connect                                                                                                                                                                                                         | 0<br>unused pins                                                                                                                                                                    | to VDD or VSS                    | <u> </u><br>                                                                                 | 1                               |  |  |  |  |
| 27      | D13          |             | Bus mode selection. The interface bus mode is determined by BM[1:0] and D[15,13] by the following relationship.         BM[1:0]       D15, D13         Mode         10       00         8080/8-bit         11       00 |                                                                                                                                                                                     |                                  |                                                                                              |                                 |  |  |  |  |
| 28      | D15          | H/L         | 10<br>11<br>10<br>11<br>11                                                                                                                                                                                             | 01<br>01<br>10<br>10<br>11                                                                                                                                                          |                                  | 8080/4-bit<br>6800/4-bit<br>4-wire SPI (S8<br>3-wire SPI (S9<br>2-wire SPI (I <sup>2</sup> C | )                               |  |  |  |  |

Note: BM1 and CS1 are fixed to "H" on ITO glass.

# 2. ABSOLUTE MAXIMUM RATINGS

| Item                                 | Symbol | Min. | Max.    | Unit |
|--------------------------------------|--------|------|---------|------|
| Supply Voltage (Logic & Charge Pump) | VDD    | -0.3 | 4.0     | V    |
| LCD Generated Voltage                | VLCD   | -0.3 | 19.8    | V    |
| Input Voltage                        | VIN    | -0.4 | VDD+0.5 | V    |
| Operating Temperature                | TOPR   | -20  | +70     | °C   |
| Storage Temperature                  | TSTR   | -30  | +80     | °C   |

# 3. ELECTRICAL CHARACTERISTICS

#### 3.1 DC Characteristics (Ta=25°C)

| Item                                    | Symbol | Condition              | Min.   | Тур. | Max.   | Unit |
|-----------------------------------------|--------|------------------------|--------|------|--------|------|
| Supply Voltage<br>(Logic & Charge Pump) | VDD    |                        | 2.7    | 3.3  | 3.6    | V    |
| Charge Pump Output Voltage              | VLCD   |                        | -      | 16.8 | 17.5   | V    |
| Input Low Voltage                       | VIL    |                        | 0      | -    | 0.2VDD | V    |
| Input High Voltage                      | VIH    |                        | 0.8VDD | -    | VDD    | V    |
| Output Low Voltage                      | VOL    |                        | 0      | -    | 0.2VDD | V    |
| Output High Voltage                     | Vон    |                        | 0.8VDD | -    | VDD    | V    |
| Supply Current<br>(B/W mode)            |        |                        | -      | 1.0  | 1.5    | mA   |
| Supply Current<br>(4/8-shade mode)      | IDD    | VDD=3.3V<br>VLCD=16.8V | -      | 1.5  | 2.0    | mA   |
| Supply Current<br>(16-shade mode)       |        |                        | -      | 2.0  | 2.5    | mA   |

#### 3.2 Parallel Bus Timing Characteristics (8080 Series MPU, VDD=2.7V to 3.6V, Ta=25°C)

| Description                                                                       | Signal      | Symbol            | Condition | Min.                     | Max.    | Unit |
|-----------------------------------------------------------------------------------|-------------|-------------------|-----------|--------------------------|---------|------|
| Address setup time<br>Address hold time                                           | CD          | tas80<br>taн80    |           | 0<br>0                   | -       |      |
| System cycle time<br>8 bits bus (read)<br>(write)<br>4 bits bus (read)<br>(write) | WR0,<br>WR1 | tCY80             |           | 180<br>160<br>130<br>100 | -       |      |
| Low pulse width<br>8 bits bus (read)<br>(write)<br>4 bits bus (read)<br>(write)   | WR0,<br>WR1 | tpwr80<br>tpww80  |           | 75<br>65<br>50<br>35     | -       | ns   |
| High pulse width<br>8 bits bus (read)<br>(write)<br>4 bits bus (read)<br>(write)  | WR0,<br>WR1 | thpw80            |           | 75<br>65<br>50<br>35     | -       |      |
| Data setup time<br>Data hold time                                                 | D0 to D7    | tDS80<br>tDH80    |           | 30<br>0                  | -       |      |
| Read access time<br>Output disable time                                           | D0 to D7    | tacc80<br>tod80   | CL=100pF  | -<br>30                  | 60<br>- |      |
| Chip select setup time<br>Chip select hold time                                   | CS0         | tcssa80<br>tcsh80 |           | 0<br>0                   | -       |      |

Note: The rising time and the falling time are stipulated to be equal to or less than 15ns.



Parallel Bus Timing Characteristics (for 8080 MPU)

#### 3.3 Parallel Bus Timing Characteristics (6800 Series MPU, VDD=2.7V to 3.6V, Ta=25°C)

| Description                                                                       | Signal     | Symbol            | Condition | Min.                     | Max.    | Unit |
|-----------------------------------------------------------------------------------|------------|-------------------|-----------|--------------------------|---------|------|
| Address setup time<br>Address hold time                                           | CD,<br>WR0 | tas68<br>tah68    |           | 0<br>0                   | -       |      |
| System cycle time<br>8 bits bus (read)<br>(write)<br>4 bits bus (read)<br>(write) | WR1        | tCY68             |           | 180<br>160<br>130<br>100 | -       |      |
| Pulse width 8 bits (read)<br>4 bits                                               | WR1        | tpwr68            |           | 75<br>50                 | -       |      |
| Pulse width 8 bits (write)<br>4 bits                                              | WR1        | tpww68            |           | 65<br>35                 | -       |      |
| Low pulse width<br>8 bits bus (read)<br>(write)<br>4 bits bus (read)<br>(write)   | WR1        | tlpw68            |           | 75<br>65<br>50<br>35     | -       | ns   |
| Data setup time<br>Data hold time                                                 | D0 to D7   | tds68<br>tdн68    |           | 30<br>0                  | -       |      |
| Read access time<br>Output disable time                                           | D0 to D7   | tacc68<br>tod68   | CL=100pF  | -<br>30                  | 60<br>- |      |
| Chip select setup time<br>Chip select hold time                                   | CS0        | tcssa68<br>tcsн68 |           | 0<br>0                   | -       |      |

Note: The rising time and the falling time are stipulated to be equal to or less than 15ns.



Parallel Bus Timing Characteristics (for 6800 MPU)

| 3.4 Serial Bus Timing Characteristics | (for S8, VDD=2.7V to 3.6V, Ta=25°C) |
|---------------------------------------|-------------------------------------|
|---------------------------------------|-------------------------------------|

| Description                                     | Signal | Symbol            | Condition | Min.      | Max.    | Unit |
|-------------------------------------------------|--------|-------------------|-----------|-----------|---------|------|
| Address setup time                              |        | tASS8             |           | 0         | -       |      |
| Address hold time                               | CD     | tans8             |           | 0         | -       |      |
| System cycle time (read)<br>(write)             |        | tcys8             |           | 150<br>51 | -       |      |
| Low pulse width (read)<br>(write)               | SCK    | tlpws8            |           | 60<br>18  | -       |      |
| High pulse width (read)<br>(write)              |        | tHPWS8            |           | 60<br>18  | -       | ns   |
| Read access time<br>Output disable time         | SDA    | taccs8<br>tods8   |           | -<br>15   | 50<br>- |      |
| Data setup time<br>Data hold time               | SDA    | tdss8<br>tdhs8    |           | 15<br>0   | -       |      |
| Chip select setup time<br>Chip select hold time | CS0    | tcssasa<br>tcsнsa |           | 0<br>0    | -       |      |

Note: The rising time and the falling time are stipulated to be equal to or less than 15ns.



Serial Bus Timing Characteristics (for S8)

| Description                                     | Signal | Symbol            | Condition | Min.      | Max.    | Unit |
|-------------------------------------------------|--------|-------------------|-----------|-----------|---------|------|
| System cycle time (read)<br>(write)             |        | tcys9             |           | 150<br>51 | -       |      |
| Low pulse width (read)<br>(write)               | SCK    | tlpws9            |           | 60<br>18  | -       |      |
| High pulse width (read)<br>(write)              |        | tHPWS9            |           | 60<br>18  | -       |      |
| Read access time<br>Output disable time         | SDA    | taccs9<br>tods9   |           | -<br>15   | 50<br>- |      |
| Data setup time<br>Data hold time               | SDA    | tdss9<br>tdнs9    |           | 15<br>0   | -       |      |
| Chip select setup time<br>Chip select hold time | CS0    | tcssas9<br>tcsнs9 |           | 0<br>0    | -       |      |

Note: The rising time and the falling time are stipulated to be equal to or less than 15ns.



Serial Bus Timing Characteristics (for S9)

| 3.6 Serial Bus Timing Characteristics (for | <sup>12</sup> C, VDD=2.7V to 3.6V, Ta=25°C) |
|--------------------------------------------|---------------------------------------------|
|--------------------------------------------|---------------------------------------------|

| Description                                                                                 | Signal | Symbol                                               | Condition         | Min.                       | Max. | Unit |
|---------------------------------------------------------------------------------------------|--------|------------------------------------------------------|-------------------|----------------------------|------|------|
| SCK cycle time (read)<br>(write)                                                            |        | tcy12c                                               | tr + tr<br>≤100ns | 610<br>306                 | -    |      |
| Low pulse width (read)<br>(write)                                                           | SCK    | SCK tlpwi2C                                          |                   | 290<br>138                 | -    |      |
| High pulse width (read)<br>(write)                                                          |        | thpwi2C                                              |                   | 290<br>138                 | -    |      |
| Data setup time<br>Data hold time<br>START setup time<br>START hold time<br>STOP setup time | SCK    | tDSI2C<br>tDHI2C<br>tSSTAI2C<br>tHSTAI2C<br>tSSTOI2C |                   | 33<br>11<br>28<br>50<br>28 | -    |      |
| Bus free time between STOP and START condition                                              | SDA    | tBUF                                                 |                   | 165                        | -    |      |

Note: The rising time and the falling time are stipulated to be equal to or less than 15ns.



Serial Bus Timing Characteristics (for I<sup>2</sup>C)

#### 3.7 Reset Characteristics (VDD=2.7V to 3.6V, Ta=25°C)

| Description             | Signal  | Symbol | Condition | Min. | Max. | Unit |
|-------------------------|---------|--------|-----------|------|------|------|
| Reset low pulse width   | RST     | trw    |           | 3    | -    | us   |
| Reset to WR pulse delay | RST, WR | trd    |           | 10   | -    | ms   |



| Item            | Symbol | Symbol Condition Min. Typ. |     | Тур. | Max. | Unit |  |  |
|-----------------|--------|----------------------------|-----|------|------|------|--|--|
| Forward Voltage | Vf     |                            | 2.9 | 3.1  | 3.3  | V    |  |  |
| Forward Current | lf     | Vf=3.1V                    | -   | 40   | -    | mA   |  |  |
| Color           | White  |                            |     |      |      |      |  |  |

3.8 LED Backlight Characteristics (Ta=25°C)

\* RLED is the current limiting resistor for LED backlight. RLED=( VLED-3.1V)/40mA



| Recomme | ended vaule for RLED |
|---------|----------------------|
| VLED    | RLED                 |
| 5.01/   | 470 +1% 1/4/         |

| 5.0V | $47\Omega \pm 1\%, 1/4W$ |
|------|--------------------------|
| 3.3V | 5.1Ω±1%,1/10W            |
| 3.0V | 0 Ω ,1/10W               |

#### 3.9 Power Supply for Logic and LCD Driving (VDD=2.7V to 3.6V)



# 4. TOUCH PANEL CHARACTERISTICS

#### 4.1 Electrical and Optical Characteristics (Ta=25°C)

| Item                  | Min. | Тур. | Max. | Unit | Remark             |
|-----------------------|------|------|------|------|--------------------|
| Linearity             | -1.5 | -    | 1.5  | %    | X and Y directions |
| Circuit Resistance    | 200  | -    | 900  | Ω    | X direction        |
|                       | 200  | -    | 900  | Ω    | Y direction        |
| Insulation Resistance | 20   | -    | -    | MΩ   | DC 25V             |
| Operating Voltage     | 2.7  | -    | 7    | V    | DC                 |
| Chatting Time         | -    | -    | 10   | ms   |                    |
| Transmittance         | 78   | _    | -    | %    |                    |
| Surface Treatment     |      |      |      |      |                    |

#### 4.2 Mechanical & Reliability Characteristics

| Item                | Min.      | Тур. | Max. | Unit  | Remark |
|---------------------|-----------|------|------|-------|--------|
| Activation Force    | -         | -    | 100  | g     |        |
| Surface Hardness    | 3         | -    | -    | H     |        |
| Knocking Durability | 1,000,000 | -    | -    | times |        |
| Writing Durability  | 100,000   | -    | -    | words |        |

#### 4.3 Touch Panel Circuit Diagram



#### 4.4 Terminal Functions for Touch Panel

| Pin No. | Symbol | Function                         |
|---------|--------|----------------------------------|
| 1       | X1     | Touch panel left side terminal   |
| 2       | Y2     | Touch panel bottom side terminal |
| 3       | X2     | Touch panel right side terminal  |
| 4       | Y1     | Touch panel top side terminal    |

0: Control,

C/D:

# 5. DISPLAY CONTROL COMMANDS

1: Data

The following is a list of host commands supported by UC1611s.

| W/<br>#<br>_ | (R: 0: Write Cycle,<br>Useful Data bits<br>Don't Care | 1: R<br>s | ead ( | Cycle | 9    |         |    |     |       |    |    |                            |                   |
|--------------|-------------------------------------------------------|-----------|-------|-------|------|---------|----|-----|-------|----|----|----------------------------|-------------------|
|              | Command                                               | C/D       | W/R   | D7    | D6   | D5      | D4 | D3  | D2    | D1 | D0 | Action                     | Default           |
| 1            | Write Data Byte                                       | 1         | 0     | #     | #    | #       | #  | #   | #     | #  | #  | Write 1 byte               | N/A               |
| 2            | Read Data Byte                                        | 1         | 1     | #     | #    | #       | #  | #   | #     | #  | #  | Read 1 byte                | N/A               |
|              |                                                       |           |       | Ver   | MX   | MY      | WA | DE  | WS    | MD | MS | Get Status                 | N/A               |
| 3            | Get Status                                            | 0         | 1     | ID[   | 1:0] |         |    | PMO | [5:0] |    |    | Ger Status                 | N/A               |
|              |                                                       |           |       | Produ |      | ict Cod | e  | 0   | 0     | 0  | EF |                            |                   |
| 4            | Set Column Address LSB                                | 0         | 0     | 0     | 0    | 0       | 0  | #   | #     | #  | #  | Set CA[3:0]                | 0                 |
|              | Set Column Address MSB                                | 0         | 0     | 0     | 0    | 0       | 1  | #   | #     | #  | #  | Set CA[7:4]                | 0                 |
| 5            | Temp. Compensation                                    | 0         | 0     | 0     | 0    | 1       | 0  | 0   | 1     | #  | #  | Set TC[1:0]                | 00b:-0.05<br>%/°C |
| 6            | Set Panel Loading                                     | 0         | 0     | 0     | 0    | 1       | 0  | 1   | 0     | #  | #  | Set PC[1:0]                | 11b:<br>33-55nF   |
| 7            | Set Pump Control                                      | 0         | 0     | 0     | 0    | 1       | 0  | 1   | 1     | #  | #  | Set PC[3:2]                | 11b               |
| •            | Set Adv. Program Control                              | _         | •     | 0     | 0    | 1       | 1  | 0   | 0     | R  | R  | Set APC[R] [7:0]           |                   |
| 8            | (double-byte command)                                 | 0         | 0     | #     | #    | #       | #  | #   | #     | #  | #  | R=0 to 3                   | N/A               |
| 0            | Set Scroll Line LSB                                   | 0         | 0     | 0     | 1    | 0       | 0  | #   | #     | #  | #  | Set SL[3:0]                | 0                 |
| 9            | Set Scroll Line MSB                                   | 0         | 0     | 0     | 1    | 0       | 1  | #   | #     | #  | #  | Set SL[7:4]                | 0                 |
| 10           | Set Page Address LSB                                  | 0         | 0     | 0     | 1    | 1       | 0  | #   | #     | #  | #  | Set PA[3:0]<br>Set PA[6:4] | 0                 |
| 10           | Set Page Address MSB                                  | 0         | U     | 0     | 1    | 1       | 1  | 0   | #     | #  | #  |                            | 0                 |
| 11           | Set Potentiometer                                     | 0         | 0     | 1     | 0    | 0       | 0  | 0   | 0     | 0  | 1  | Set PM[7:0]                | PM=EAH            |
|              | (double-byte command)                                 | Ŭ         | Ū     | #     | #    | #       | #  | #   | #     | #  | #  |                            |                   |
|              |                                                       |           |       | 1     | 0    | 0       | 0  | 0   | 0     | 1  | 0  |                            |                   |
| 12           | Set Isolation Clock Front                             | 0         | 0     | 0     | 0    | 0       | 1  | 0   | 0     | 1  | 1  | Set ISOF[3:0]              | 1H                |
|              |                                                       |           |       | -     | -    | -       | -  | #   | #     | #  | #  |                            |                   |
|              |                                                       |           |       | 1     | 0    | 0       | 0  | 0   | 0     | 1  | 0  |                            |                   |
| 13           | Set Isolation Clock Back                              | 0         | 0     | 0     | 0    | 0       | 1  | 0   | 1     | 0  | 0  | Set ISOB[3:0]              | 0H                |
|              |                                                       |           |       | -     | -    | -       | -  | #   | #     | #  | #  |                            | 0.01              |
| 14           | Set Partial Display Control                           | 0         | 0     | 1     | 0    | 0       | 0  | 0   | 1     | #  | #  | Set LC[9:8]                | 00b:<br>Disable   |
| 15           | Set RAM Address Control                               | 0         | 0     | 1     | 0    | 0       | 0  | 1   | #     | #  | #  | Set AC[2:0]                | 001b              |
| 16           | Set Fixed Lines                                       | 0         | 0     | 1     | 0    | 0       | 1  | #   | #     | #  | #  | Set FL[3:0]                | 0                 |
| 17           | Set Line Rate                                         | 0         | 0     | 1     | 0    | 1       | 0  | 0   | 0     | #  | #  | Set LC[5:4]                | 10b:<br>28klps    |
| 18           | Set All-Pixel-ON                                      | 0         | 0     | 1     | 0    | 1       | 0  | 0   | 1     | 0  | #  | Set DC[1]                  | 0                 |
| 19           | Set Inverse Display                                   | 0         | 0     | 1     | 0    | 1       | 0  | 0   | 1     | 1  | #  | Set DC[0]                  | 0                 |
| 20           | Set Display Enable                                    | 0         | 0     | 1     | 0    | 1       | 0  | 1   | #     | #  | #  | Set DC[4:2]                | 110b              |
| 21           | Set LCD Mapping Control                               | 0         | 0     | 1     | 1    | 0       | 0  | 0   | 0     | 0  | 0  | Set I CI3:01               | 0                 |
| ~ 1          | (double-byte command)                                 | Ŭ         | 0     | 0     | 0    | 0       | 0  | #   | #     | #  | #  | Set LC[3:0]                | U                 |
| 22           | Set N-line Inversion                                  | 0         | 0     | 1     | 1    | 0       | 0  | 1   | 0     | 0  | 0  | Set NIV[6:0]               | 00H               |
|              | (double byte command)                                 | Ŭ         | 5     | -     | #    | #       | #  | #   | #     | #  | #  | Set NIV[6:0]               | 0011              |

#### Command Table (continued)

|     | Command                    | C/D | W/R      | D7     | D6    | D5       | D4        | D3      | D2     | D1      | D0 | Acti                            | on                | Default   |
|-----|----------------------------|-----|----------|--------|-------|----------|-----------|---------|--------|---------|----|---------------------------------|-------------------|-----------|
| 23  | Set Display Pattern        | 0   | 0        | 1      | 1     | 0        | 1         | 0       | #      | #       | #  | Set DC                          | [7:5]             | 000b      |
| 24  | System Reset               | 0   | 0        | 1      | 1     | 1        | 0         | 0       | 0      | 1       | 0  | System                          | Reset             | N/A       |
| 25  | NOP                        | 0   | 0        | 1      | 1     | 1        | 0         | 0       | 0      | 1       | 1  | No operation                    |                   | N/A       |
| 26  | Set test control           | 0   | 0        | 1      | 1     | 1        | 0         | 0       | 1      | Т       | Т  | For testing only.<br>Do not use |                   | N/A       |
| 20  | (double-byte command)      | 0   | 0        | #      | #     | #        | #         | #       | #      | #       | #  |                                 |                   |           |
| 27  | Set LCD Bias Ratio         | 0   | 0        | 1      | 1     | 1        | 0         | 1       | 0      | #       | #  | Set BF                          | R[1:0]            | 10b: 11   |
| 28  | Set COM End                | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 0      | 0       | 1  | Set CE                          | N[7·0]            | 159       |
| 20  |                            | 0   | 0        | #      | #     | #        | #         | #       | #      | #       | #  | OCTOL                           | <b>1</b> [7:0]    | 100       |
| 29  | Set Partial Display Start  | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 0      | 1       | 0  | Set DS                          | T[7·0]            | 0         |
| 20  |                            | 0   | 0        | #      | #     | #        | #         | #       | #      | #       | #  | 00120                           | .[1.0]            | Ŭ         |
| 30  | Set Partial Display End    | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 0      | 1       | 1  | Set DE                          | N[7:0]            | 159       |
|     |                            | 0   | 0        | #      | #     | #        | #         | #       | #      | #       | #  | 00022                           |                   |           |
| 31  | Set Window Program         | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 0       | 0  |                                 | Set               | 0         |
| 01  | Starting Column Address    | Ŭ   | Ŭ        | #      | #     | #        | #         | #       | #      | #       | #  |                                 | WPC0              | 0         |
| 32  | Set Window Program         | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 0       | 1  | Ohanadaa                        | Set               | 0         |
| 02  | Starting Page Address      | Ŭ   | Ŭ        | -      | #     | #        | #         | #       | #      | #       | #  | Sharedw<br>ith                  | WPP0              | Ū         |
| 33  | Set Window Program         | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 1       | 0  | MTP<br>Commands                 | Set<br>WPC1       | 255       |
|     | Ending Column Address      | Ŭ   | Ŭ        | #      | #     | #        | #         | #       | #      | #       | #  |                                 | WPC1              |           |
| 34  | Set Window Program         | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 1       | 1  |                                 | Set 79<br>WPP1 79 | 79        |
|     | Ending Page Address        |     |          | -      | #     | #        | #         | #       | #      | #       | #  |                                 |                   |           |
| 35  | Set Window Program<br>Mode | 0   | 0        | 1      | 1     | 1        | 1         | 1       | 0      | 0       | #  | Set A                           | C[3]              | 0: Inside |
| 36  | Set MTP Operation          | 0   | 0        | 1      | 0     | 1        | 1         | 1       | 0      | 0       | 0  | Cot MTC                         |                   | 1011      |
| 30  | Control                    | 0   | 0        | -      | -     | #        | #         | #       | #      | #       | #  | Set MTF                         | ·C[5.0]           | 10H       |
| 37  | Set MTP Write Mask         | 0   | 0        | 1      | 0     | 1        | 1         | 1       | 0      | 0       | 1  | Set MTF                         | MI5:01            | 0         |
| 57  | Set WITT WITTE Mask        | Ŭ   | 0        | -      | -     | #        | #         | #       | #      | #       | #  | Section                         | wi[5.0]           | 0         |
| 38  | Set VMTP1 Potentiometer    | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 0       | 0  |                                 | Set               | N/A       |
| 00  |                            | Ŭ   | Ŭ        | #      | #     | #        | #         | #       | #      | #       | #  |                                 | MTP1              |           |
| 39  | Set VMTP2 Potentiometer    | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 0       | 1  | Shared                          | Set               | N/A       |
| 55  |                            | Ŭ   | 0        | #      | #     | #        | #         | #       | #      | #       | #  | with<br>Window                  | MTP2              | IN/A      |
| 40  | Set MTP Write Timer        | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 1       | 0  | Program                         | Set               | N/A       |
| -10 |                            | Ŭ   | Ŭ        | #      | #     | #        | #         | #       | #      | #       | #  | Commands                        | MTP3              |           |
| 41  | Set MTP Read Timer         | 0   | 0        | 1      | 1     | 1        | 1         | 0       | 1      | 1       | 1  |                                 | Set               | N/A       |
|     |                            | Ĵ   |          | #      | #     | #        | #         | #       | #      | #       | #  | MTP4                            |                   |           |
|     |                            | S   | erial Re | ad Cor | nmand | (Enabl   | e in S8 c | or S9 B | us Moc | les Onl | y) |                                 |                   |           |
|     |                            | 0   | 0        | 1      | 1     | 1        | 1         | 1       | 1      | 1       | 0  |                                 |                   |           |
| 42  | Get Status                 |     | - 1      | Ver    | MX    | MY       | WA        | DE      | WS     | MD      | MS | Get Status                      |                   | N/A       |
|     |                            | -   |          | ID[    | 1:0]  | PMO[5:0] |           |         |        |         |    | Disable                         |                   | N/A       |
|     |                            |     |          |        | Produ | ct Cod   | е         | 0       | 0      | 0       | EF |                                 |                   |           |

Note: Please refer to UC1611s datasheet for details.

# 6. CONNECTION WITH MPU

UC1611s supports two parallel bus protocols, 8080 or 6800 (in either 8-bit or 4-bit bus width), and three serial bus protocols (4-wire, 3-wire and 2-wire). Designers can either use parallel bus to achieve high data transfer rate, or use serial bus to save the I/O terminals. The interface bus mode is determined by BM0 and D[15,13] by the following relationship.

| Βι             | us type  | 80                             | 8080 |      | 00     | S8     | S9             | l <sup>2</sup> C |  |  |
|----------------|----------|--------------------------------|------|------|--------|--------|----------------|------------------|--|--|
| ۱<br>۱         | Width    | 8-bit 4-bit 8-bit 4-bit 4-wire |      |      | 3-wire | 2-wire |                |                  |  |  |
| A              | ccess    | Read/Write                     |      |      |        |        |                |                  |  |  |
|                | BM0      | 0                              | 0    | 1    | 1      | 0      | 1              | 1                |  |  |
|                | D[15,13] | 00                             | 01   | 00   | 01     | 10     | 10             | 11               |  |  |
|                | CS0      | Chip Select A                  |      |      |        |        |                |                  |  |  |
|                | CD       | Control / Data –               |      |      |        |        |                |                  |  |  |
| & Data<br>Pins | WR0      | /W                             | /R   | R/   | W      |        | 0              |                  |  |  |
|                | WR1      | /F                             | RD   | E    | N      |        | 0              |                  |  |  |
|                | D[7:4]   | Data                           | _    | Data | _      | _      |                |                  |  |  |
|                | D[3:0]   | Data                           | Data | Data | Data   | D3     | D3=SDA, D0=SCK |                  |  |  |

Note: 1. BM1 and CS1 is fixed to "H" on ITO glass.

2. Connect unused control pins and data bus pins to VDD or VSS.

In order to reduce the transmission interference between MCU and Icm, it is suggested that 100pF capacitors should be added between GND and CD, CS0, /WR, /RD signals.



a. 8080 8-bit parallel interface







c. 4-wire SPI (S8) interface







e. 2-wire SPI (I2C) interface

# 7. INITIALIZATION AND POWER OFF

#### 7.1 Power on Initialization Sequence

| No. | Command                                                           | Operation                                                                                                                                                                                                                                                                                             |
|-----|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Power on                                                          | Power on                                                                                                                                                                                                                                                                                              |
| 2   | Automatic<br>Power-On-Reset or<br>System Reset by RST<br>terminal | There is built-in Power-On-Reset circuit in UC1611s. System<br>Reset will be activated automatically after VDD is stabilized.<br>Delay 150ms, and then start the following initialization<br>commands. Connect RST to VDD when it is not used.                                                        |
| 3   | Set Temperature<br>Compensation: 24H                              | TC[1:0]=10b: -0.05%/°C Note 1                                                                                                                                                                                                                                                                         |
| 4   | Set Panel Loading: 2BH                                            | PC[1:0]=11b: 33nF < LCD < 55NF                                                                                                                                                                                                                                                                        |
| 5   | Set Pump Control: 2FH                                             | PC[3:2]=11b: Internal VLCD                                                                                                                                                                                                                                                                            |
| 6   | Set LCD Mapping Control:<br>C0H, 04H                              | MY=1b: COM Reverse<br>MX=0b: SEG Normal<br>MSF=0b: MSB first                                                                                                                                                                                                                                          |
| 7   | Set N-Line Inversion:<br>C8H, 08H                                 | NIV[5:0]=01000b: 8 lines inversion<br>NIV[6]=0b: non-XOR                                                                                                                                                                                                                                              |
| 8   | Set LCD Bias Ratio: EAH                                           | BR[1:0]=10b: 1/11 bias                                                                                                                                                                                                                                                                                |
| 9   | Set Potentiometer:<br>81H, DCH                                    | PM[7:0]=11011100b: "11011100b " is a reference value,<br>modify this value to get the best display contrast. Because of<br>the manufacturing dispersion of LCD modules, potentiometer<br>(PM[7:0]) value may need be changed to match the driving<br>voltage (VLCD) for different lot of LCD modules. |
| 10  | Set Display Enable: A9H                                           | DC[4:3]=00b: B/W mode; DC2=1b: Display on                                                                                                                                                                                                                                                             |
| 11  | Set Display Pattern: D1H                                          | DC[7:6]=00b: Pattern0; DC5=1b: 1 bit for 1 pixel                                                                                                                                                                                                                                                      |
| 12  | End of initialization                                             |                                                                                                                                                                                                                                                                                                       |
| 13  | Write display data                                                |                                                                                                                                                                                                                                                                                                       |

Note 1: To get best contrast ratio, we suggest using different temperature compensation coefficient for different temperature range. For -20°C to +40°C, 0.00%/°C is recommended; For +40°C to +70°C, -0.15%/°C is recommended. Users should put the temperature sensor as close as possible to the lcd panel. If temperature testing circuit is not available, we suggest using -0.05%/°C to get a balanced contrast ratio for temperature range of -20°C to +70°C.

#### 7.2 Power off Sequence

| No. | Command           | Description               |  |
|-----|-------------------|---------------------------|--|
| 1   | Optional status   | Normal operation          |  |
| 2   | System Reset: E2H | Reset system, delay 2 ms. |  |
| 3   | Power off         | Power off                 |  |

8. ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)

| Item           | Symbol    | Condition                  | Min. | Тур. | Max. | Unit | Note         |
|----------------|-----------|----------------------------|------|------|------|------|--------------|
| View Angle     | Φ2-Φ1     | Cr≥2 , θ=0°                | -    | 60   | -    | Deg  | Note1, Note2 |
| Contrast Ratio | Cr        | Φ=0°,θ=0°                  | 3    | -    | -    | -    | Note3        |
|                | tr (rise) | <b>Φ=0°</b> ,θ <b>=</b> 0° | -    | 200  | -    | ms   |              |
| Response Time  | tf (fall) | <b>Φ=0°,θ=0°</b>           | -    | 250  | -    | ms   | Note4        |



Note1: Definition of viewing angle  $\phi$ ,  $\theta$ 



Note2: Definition of viewing angle range  $\phi 1, \phi 2$ 





Note3: Definition of response time

- 18 -



### 10. LCD MODULE NUMBERING SYSTEM

| L G 160 160 1 - F F D W H U V - TP<br>(1) (2) (3) (4) (5) (6) (7) (8) (9) (10) (11) (12) (13)                     |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| (1) Brand                                                                                                         |  |  |  |  |  |  |  |
|                                                                                                                   |  |  |  |  |  |  |  |
| (2) Module type                                                                                                   |  |  |  |  |  |  |  |
| C - Character module G - Graphic module                                                                           |  |  |  |  |  |  |  |
| (3) Display format                                                                                                |  |  |  |  |  |  |  |
| Character module : Number of characters per line, two digits XX                                                   |  |  |  |  |  |  |  |
| Graphic module : Number of columns, three digits XXX                                                              |  |  |  |  |  |  |  |
| (4) Display format                                                                                                |  |  |  |  |  |  |  |
| Character module : Number of lines, one digit X                                                                   |  |  |  |  |  |  |  |
| Graphic module : Number of rows, two or three digits XX or XXX                                                    |  |  |  |  |  |  |  |
| (5) Development number : One or two digits X or XX                                                                |  |  |  |  |  |  |  |
| (6) LCD mode                                                                                                      |  |  |  |  |  |  |  |
| <b>T</b> - TN Positive, Gray <b>N</b> - TN Negative, Blue                                                         |  |  |  |  |  |  |  |
| <b>S</b> - STN Positive, Yellow green <b>G</b> - STN Positive, Gray                                               |  |  |  |  |  |  |  |
| <b>B</b> - STN Negative, Blue <b>F</b> - FSTN Positive, White                                                     |  |  |  |  |  |  |  |
| K - FSTN Negative, Black L - FSTN Negative, Blue                                                                  |  |  |  |  |  |  |  |
| <b>Q</b> - FFSTN Negative, Black                                                                                  |  |  |  |  |  |  |  |
| (7) Polarizer mode                                                                                                |  |  |  |  |  |  |  |
| R - ReflectiveF - TransflectiveM - Transmissive                                                                   |  |  |  |  |  |  |  |
| (8) Backlight type                                                                                                |  |  |  |  |  |  |  |
| N - Without backlight L - Array LED D - Edge light LED E - EL C - CCFL                                            |  |  |  |  |  |  |  |
| (9) Backlight color                                                                                               |  |  |  |  |  |  |  |
| Y - Yellow green B - Blue W - White G - Green                                                                     |  |  |  |  |  |  |  |
| A - Amber R - Red M - Multi color Nil - Without backlight                                                         |  |  |  |  |  |  |  |
| (10) Operating temperature range                                                                                  |  |  |  |  |  |  |  |
| <b>S</b> - Standard temperature (0 to +50 $^{\circ}$ C) <b>H</b> - Extended temperature (-20 to +70 $^{\circ}$ C) |  |  |  |  |  |  |  |
| (11) Viewing direction                                                                                            |  |  |  |  |  |  |  |
| <b>3</b> - 3:00 <b>6</b> - 6:00 <b>9</b> - 9:00 <b>U</b> - 12:00                                                  |  |  |  |  |  |  |  |
| (12) DC-DC Converter                                                                                              |  |  |  |  |  |  |  |
| <b>N or Nil</b> - Without DC-DC converter <b>V</b> - Built in DC-DC converter                                     |  |  |  |  |  |  |  |
| (13) Version code                                                                                                 |  |  |  |  |  |  |  |
| <b>TP</b> – With touch panel                                                                                      |  |  |  |  |  |  |  |

# 11. PRECAUTIONS FOR USE OF LCD MODULE

- 11.1 Handing Precautions
  - 1) The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place, etc.
  - 2) If the display panel is damaged and the liquid crystal substance inside it leaks out, be sure not to get any in your mouth. If the substance comes into contact with your skin or clothes, promptly wash it off using soap and water.
  - 3) Do not apply excessive force on the surface of display or the adjoining areas of LCD module since this may cause the color tone to vary.
  - 4) The polarizer covering the display surface of the LCD module is soft and easily scratched. Handle this polarizer carefully.
  - 5) If the display surface of LCD module becomes contaminated, blow on the surface and gently wipe it with a soft dry cloth. If it is heavily contaminated, moisten cloth with one of the following solvents.
    - · Isopropyl alcohol
    - · Ethyl alcohol

Solvents other than those mentioned above may damage the polarizer.

Especially, do not use the following:

- · Water
- · Ketone
- · Aromatic Solvents
- 6) When mounting the LCD module make sure that it is free of twisting, warping, and distortion. Distortion has great influence upon display quality. Also keep the stiffness enough regarding the outer case.
- 7) Be sure to avoid any solvent such as flux for soldering never stick to Heat-Seal. Such solvent on Heat-Seal may cause connection problem of heat-Seal and TAB.
- 8) Do not forcibly pull or bend the TAB I/O terminals.
- 9) Do not attempt to disassemble or process the LCD module.
- 10)NC terminal should be open. Do not connect anything.
- 11) If the logic circuit power is off, do not apply the input signals.
- 12) To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - $\cdot$  Be sure to ground the body when handling the LCD module.
  - $\cdot$  Tools required for assembly, such as soldering irons, must be properly grounded.
  - To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.
  - The LCD module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.
- 11.2 Storage Precautions
  - When storing the LCD module, avoid exposure to direct sunlight or to the light of fluorescent lamps and high temperature/high humidity. Whenever possible, the LCD module should be stored in the same conditions in which they were shipped from our company.

2) Exercise care to minimize corrosion of the electrodes. Corrosion of the electrodes is accelerated by water droplets or a current flow in a high humidity environment.

#### 11.3 Design Precautions

- 1) The absolute maximum ratings represent the rated value beyond which LCD module can not exceed. When the LCD modules are used in excess of this rated value, their operating characteristics may be adversely affected.
- To prevent the occurrence of erroneous operation caused by noise, attention must be paid to satisfy VIL, VIH specification values, including taking the precaution of using signal cables that are short.
- 3) The liquid crystal display exhibits temperature dependency characteristics. Since recognition of the display becomes difficult when the LCD is used outside its designated operating temperature range, be sure to use the LCD within this range. Also, keep in mind that the LCD driving voltage levels necessary for clear displays will vary according to temperature.
- 4) Sufficiently notice the mutual noise interference occurred by peripheral devices.
- 5) To cope with EMI, take measures basically on outputting side.
- 6) If DC is impressed on the liquid crystal display panel, display definition is rapidly deteriorated by the electrochemical reaction that occurs inside the liquid crystal display panel. To eliminate the opportunity of DC impressing, be sure to maintain the AC characteristics of the input signals sent to the LCD Module.

#### 11.4 Others

- Liquid crystals solidify under low temperatures (below the storage temperature range) leading to defective orientation or the generation of air bubbles (black or white). Air bubbles may also be generated if the LCD module is subjected to a strong shock at a low temperature.
- 2) If the LCD modules have been operating for a long time showing the same display patterns, the display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. A normal operating status can be regained by suspending use for some time. It should be noted that this phenomenon does not adversely affect performance reliability.
- 3) To minimize the performance degradation of the LCD modules resulting from destruction caused by static electricity, etc., exercise care to avoid touching the following sections when handling the module:
  - · Terminal electrode sections.
  - · Part of pattern wiring on TAB, etc.