# LCD Module Specification

Model No.: LG2401283-FFDWH6V LG2401283-LMDWH6V LG2401283-SFDWH6V LG2401283-BMDWH6V

# **Table of Contents**

| 1. BASIC SPECIFICATIONS               | · 2 |
|---------------------------------------|-----|
| 2. ABSOLUTE MAXIMUM RATINGS           | 4   |
| 3. ELECTRICAL CHARACTERISTICS         | · 4 |
| 4. DISPLAY CONTROL COMMANDS           | 10  |
| 5. CONNECTION WITH MPU                | 11  |
| 6. INITIALIZATION AND POWER OFF       | 13  |
| 7. ELECTRO-OPTICAL CHARACTERISTICS    | 14  |
| 8. DIMENSIONAL OUTLINE                | 15  |
| 9. LCD MODULE NUMBERING SYSTEM ·····  | 16  |
| 10. PRECAUTIONS FOR USE OF LCD MODULE | 17  |

### RECORD OF REVISION

| Rev. | Date       | Page | Item | Description |
|------|------------|------|------|-------------|
| 0.1  | 2008/06/18 |      |      | New release |
|      |            |      |      |             |

# 1. BASIC SPECIFICATIONS

### 1.1 Features

| Item                      | Specifications                               | Unit    |
|---------------------------|----------------------------------------------|---------|
| Display Format            | 240 x 128                                    | dot     |
| LCD Mode                  | Refer to section 1.4                         | -       |
| Driving Method            | 1/128 Duty, 1/12 Bias                        | -       |
| Viewing Direction         | 6:00                                         | O'clock |
| Backlight & Color         | LED, white color                             | -       |
| Outline Dimension (WxHxT) | 98.7 x 67.7 x 11.7 (LCD pin length included) | mm      |
| Viewing Area (WxH)        | 92.0 x 53.0                                  | mm      |
| Active Area (WxH)         | 83.975 x 44.775                              | mm      |
| Dot Pitch (WxH)           | 0.35 x 0.35                                  | mm      |
| Dot Size (WxH)            | 0.325 x 0.325                                | mm      |
| Weight                    | 60                                           | g       |
| Controller                | UC1608 (COG)                                 | -       |
| Interface                 | 4-bit, 8-bit parallel or 3/4 wire SPI        | -       |
| Power Supply (VDD)        | 2.7 to 3.3                                   | V       |

# 1.2 Block Diagram



# 1.3 Terminal Functions

| Pin No. | Symbol | Level       |                                                                                                                 |                                                                                                                                                                                                                 | Function                          | on                       |                  |         |  |
|---------|--------|-------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|------------------|---------|--|
| 1       | VB1-   | -           | LCD Bia                                                                                                         | as Voltages                                                                                                                                                                                                     | s. These volta                    | ages are de              | enerated inte    | rnally. |  |
| 2       | VB1+   | -           |                                                                                                                 | Connect a 4.7uF/6.3V capacitor between VB1+ and VB1                                                                                                                                                             |                                   |                          |                  |         |  |
| 3       | VB0-   | -           | LCD Bia                                                                                                         | as Voltages                                                                                                                                                                                                     | . These volta                     | ages are ge              | enerated inte    | rnally. |  |
| 4       | VB0+   | -           | Connect                                                                                                         | a 4.7uF/6.3\                                                                                                                                                                                                    | √ capacitor bet                   | ween VB0+ a              | and VB0          |         |  |
| 5       | VLCD   | -           |                                                                                                                 | •                                                                                                                                                                                                               | · (VLCD is ge<br>/ capacitor and  |                          | • •              | 1608).  |  |
| 6       | VBIAS  |             | be used                                                                                                         | The reference voltage to generate LCD driving voltage. VBIAS can be used to fine turn VLCD (contrast) by external variable resistors. When use the internal resistor network, connect a 0.1uF capacitor to VSS. |                                   |                          |                  |         |  |
| 7       | Vss    | 0V          | Ground                                                                                                          |                                                                                                                                                                                                                 |                                   |                          |                  |         |  |
| 8       | VDD    | 2.7 to 3.3V | Power su                                                                                                        | upply for logi                                                                                                                                                                                                  | c and charge p                    | oump                     |                  |         |  |
| 9       | D7     |             | Bi-directional bus for both serial and parallel host interfaces. In serial modes, connect D0 to SCK, D3 to SDA. |                                                                                                                                                                                                                 |                                   |                          |                  |         |  |
| 10      | D6     |             |                                                                                                                 | BM[1:0]=1x                                                                                                                                                                                                      | BM[1:0]=0x                        | BM[1:0]=01               | BM[1:0]=00       |         |  |
| 11      | D5     | -           |                                                                                                                 | 8-bit parallel                                                                                                                                                                                                  | <u> </u>                          | S9                       | S8/S8uc          | _       |  |
| - 11    | D3     | -           | D0                                                                                                              | D0<br>D1                                                                                                                                                                                                        | D0/D4<br>D1/D5                    | SCK                      | SCK              |         |  |
| 12      | D4     | H/L         | D1<br>D2                                                                                                        | D1                                                                                                                                                                                                              | D1/D5<br>D2/D6                    | _                        | _                |         |  |
| 13      | D3     |             | D3                                                                                                              | D3                                                                                                                                                                                                              | D3/D7                             | SDA                      | SDA              |         |  |
|         |        | -           | D4                                                                                                              | D4                                                                                                                                                                                                              | _                                 | ı                        | -                |         |  |
| 14      | D2     | -           | D5                                                                                                              | D5                                                                                                                                                                                                              | _                                 | -                        | _                |         |  |
| 15      | D1     |             | D6                                                                                                              | D6                                                                                                                                                                                                              | _                                 | S9                       | S8/S8uc          |         |  |
| 16      | D0     | -           |                                                                                                                 | D7 D7 0 1 1 Connect unused pins to VDD or VSS.                                                                                                                                                                  |                                   |                          |                  |         |  |
|         |        |             |                                                                                                                 | •                                                                                                                                                                                                               | ead/write opera                   |                          | ost interface.   |         |  |
| 17      | WR1    | H/L         | In 8080 r                                                                                                       | mode: WR0                                                                                                                                                                                                       | is /WR signal,                    | WR1 is /RD s             | signal.          |         |  |
| 18      | WR0    |             |                                                                                                                 |                                                                                                                                                                                                                 | is R/W signal,<br>se two pins are |                          | •                | vss.    |  |
| 19      | CD     | H/L         | Data or i                                                                                                       | nstruction se<br>D7 are Instru                                                                                                                                                                                  | •                                 | l: D0 to D7 ar           | e display data   |         |  |
| 20      | /RST   | L           | -                                                                                                               |                                                                                                                                                                                                                 | L". There is bu<br>ST to VDD whe  | •                        |                  | in      |  |
| 21      | CS     | Н           | Chip sele                                                                                                       | ection signal,                                                                                                                                                                                                  | active "H".                       |                          |                  |         |  |
|         |        |             |                                                                                                                 |                                                                                                                                                                                                                 | The interface b                   |                          | •                | •       |  |
|         |        |             |                                                                                                                 | 1 T                                                                                                                                                                                                             | by the following                  | ·                        |                  |         |  |
| 22      | BM0    |             | BM[1:0]                                                                                                         | [D7:D6]                                                                                                                                                                                                         |                                   | Mode                     |                  |         |  |
|         |        |             |                                                                                                                 | 11 Data 6800/8-bit                                                                                                                                                                                              |                                   |                          |                  |         |  |
|         |        | H/L         | 01                                                                                                              | Data<br>0x                                                                                                                                                                                                      |                                   | 8080/8-bit<br>6800/4-bit |                  |         |  |
|         |        |             | 00                                                                                                              | 0x                                                                                                                                                                                                              |                                   | 8080/4-bit               |                  |         |  |
|         |        |             | 01                                                                                                              | 10                                                                                                                                                                                                              | 3-wire SPI w                      |                          | conventional)    |         |  |
| 23      | BM1    |             | 00                                                                                                              | 10                                                                                                                                                                                                              |                                   | •                        | 3: conventional) |         |  |
|         |        |             | 00                                                                                                              | 11                                                                                                                                                                                                              | 3/4-wire SPI w/                   | `                        |                  |         |  |
|         |        |             |                                                                                                                 | <u>.                                    </u>                                                                                                                                                                    |                                   | (- 55                    | - 1              |         |  |

# 1.4 Ordering Information

| Part No.          | Description                                                 |
|-------------------|-------------------------------------------------------------|
| LG2401283-FFDWH6V | FSTN positive/transflective/white LED backlight             |
| LG2401283-LMDWH6V | FSTN negative/blue/transmissive/white LED backlight         |
| LG2401283-SFDWH6V | STN positive/yellow green/transflective/white LED backlight |
| LG2401283-BMDWH6V | STN negative/blue/transmissive/white LED backlight          |

Note: For more information, refer to section 9 (Page 16)

# 2. ABSOLUTE MAXIMUM RATINGS

| Item                                 | Symbol | Min. | Max.    | Unit |
|--------------------------------------|--------|------|---------|------|
| Supply Voltage (Logic & Charge Pump) | VDD    | -0.3 | 4.0     | V    |
| LCD Generated voltage                | VLCD   | -0.3 | 17.0    | V    |
| Input Voltage                        | Vin    | -0.4 | VDD+0.5 | V    |
| Operating temperature                | TOPR   | -20  | +70     | °C   |
| Storage temperature.                 | TSTR   | -30  | +80     | °C   |

# 3. ELECTRICAL CHARACTERISTICS

3.1 DC Characteristics (Ta=25°C)

| Item                                    | Symbol | Condition              | Min.   | Тур. | Max.   | Unit |
|-----------------------------------------|--------|------------------------|--------|------|--------|------|
| Supply Voltage<br>(Logic & Charge Pump) | VDD    |                        | 2.7    | 3.0  | 3.3    | V    |
| Charge Pump Output Voltage              | VLCD   |                        |        | 15.2 | 16.0   | ٧    |
| Input Low Voltage                       | VIL    |                        | 0      |      | 0.2VDD | ٧    |
| Input High Voltage                      | VIH    |                        | 0.8VDD |      | VDD    | V    |
| Output Low Voltage                      | VOL    |                        | 0      |      | 0.2VDD | V    |
| Output High Voltage                     | Voн    |                        | 0.8VDD |      | VDD    | ٧    |
| Supply Current                          | IDD    | VDD=3.0V<br>VLCD=15.2V |        | 1.0  | 1.5    | mA   |

# 3.2 Parallel Bus Timing Characteristics (8080 Series MPU, VDD=2.7V to 3.3V, Ta=25°C)

| Description                                                            | Signal      | Symbol                       | Condition | Min.                     | Max.     | Units |
|------------------------------------------------------------------------|-------------|------------------------------|-----------|--------------------------|----------|-------|
| Address setup time<br>Address hold time                                | CD          | tas80<br>tah80               |           | 0<br>20                  |          |       |
| System cycle time 8 bits bus (read) (write) 4 bits bus (read) (write)  | WR0,<br>WR1 | tcy80                        |           | 140<br>140<br>140<br>140 |          |       |
| Pulse width 8 bits (read) 4 bits                                       | WR1         | tpwr80                       |           | 65<br>65                 |          |       |
| Pulse width 8 bits (write) 4 bits                                      | WR0         | tpww80                       |           | 35<br>35                 |          |       |
| High pulse width  8 bits bus (read) (write)  4 bits bus (read) (write) | WR0,<br>WR1 | tHPW80                       |           | 65<br>35<br>65<br>35     |          | ns    |
| Data setup time Data hold time                                         | D0 to D7    | tDS80<br>tDH80               |           | 30<br>20                 |          |       |
| Read access time<br>Output disable time                                | D0 to D7    | tacc80<br>tod80              | CL=100pF  | <br>12                   | 60<br>20 |       |
| Chip select setup time                                                 | CS          | tcssa80<br>tcssd80<br>tcsh80 |           | 10<br>10<br>20           |          |       |



Parallel Bus Timing Characteristics (for 8080 MPU)

# 3.3 Parallel Bus Timing Characteristics (6800 Series MPU, VDD=2.7V to 3.3V, Ta=25°C)

| Description                                                           | Signal     | Symbol                       | Condition | Min.                     | Max.     | Units |
|-----------------------------------------------------------------------|------------|------------------------------|-----------|--------------------------|----------|-------|
| Address setup time<br>Address hold time                               | CD,<br>WR0 | tas68<br>tah68               |           | 0<br>20                  |          |       |
| System cycle time 8 bits bus (read) (write) 4 bits bus (read) (write) | WR1        | tcY68                        |           | 140<br>140<br>140<br>140 |          |       |
| Pulse width 8 bits (read) 4 bits                                      | WR1        | tpwR68                       |           | 65<br>65                 |          |       |
| Pulse width 8 bits (write) 4 bits                                     | WR1        | tPWW68                       |           | 35<br>35                 |          |       |
| Low pulse width  8 bits bus (read) (write)  4 bits bus (read) (write) | WR1        | tLPW68                       |           | 65<br>35<br>65<br>35     |          | ns    |
| Data setup time Data hold time                                        | D0 to D7   | tDS68<br>tDH68               |           | 30<br>20                 |          |       |
| Read access time<br>Output disable time                               | D0 to D7   | tacc68<br>tod68              | CL=100pF  | <br>12                   | 60<br>20 |       |
| Chip select setup time                                                | CS         | tcssa68<br>tcssd68<br>tcsh68 |           | 10<br>10<br>20           |          |       |



Parallel Bus Timing Characteristics (for 6800 MPU)

# 3.4 Serial Bus Timing Characteristics (for S8, VDD=2.7V to 3.3V, Ta=25°C)

| Description                    | Signal | Symbol                       | Condition | Min.           | Max. | Units |
|--------------------------------|--------|------------------------------|-----------|----------------|------|-------|
| Address setup time             | CD.    | tass8                        |           | 0              |      |       |
| Address hold time              | CD     | tans8                        |           | 20             |      |       |
| System cycle time              |        | tcys8                        |           | 140            |      |       |
| Low Pulse width                | SCK    | tLPWS8                       |           | 65             |      |       |
| High Pulse width               |        | tHPWS8                       |           | 65             |      | ns    |
| Data setup time Data hold time | SDA    | tDSS8<br>tDHS8               |           | 30<br>20       |      |       |
| Chip select setup time         | CS     | tcssas8<br>tcssds8<br>tcshs8 |           | 10<br>20<br>10 |      |       |



Serial Bus Timing Characteristics (for S8)

| 3.5 Serial Bus                           | Timing Characteristics | (for S9, VDD=2.7V to 3.3V, | Ta=25°C) |
|------------------------------------------|------------------------|----------------------------|----------|
| J. J |                        | (,,                        | ,        |

| Description                    | Signal    | Symbol                       | Condition | Min.           | Max. | Units |
|--------------------------------|-----------|------------------------------|-----------|----------------|------|-------|
| System cycle time              | SCK -     | tcys9                        |           | 140            |      |       |
| Low Pulse width                |           | tLPWS9                       |           | 65             |      |       |
| High Pulse width               | SDA<br>CS | thpws9                       |           | 65             |      |       |
| Data setup time Data hold time |           | tDSS9<br>tDHS9               |           | 30<br>20       |      | ns    |
| Chip select setup time         |           | tcssas9<br>tcssds9<br>tcshs9 |           | 10<br>20<br>10 |      |       |



Serial Bus Timing Characteristics (for S9)

# 3.6 Reset Characteristics (VDD=2.7V to 3.3V, Ta=25°C)

| Description           | Signal | Symbol | Condition | Min. | Max. | Units |
|-----------------------|--------|--------|-----------|------|------|-------|
| Reset low pulse width | /RST   | trw    |           | 1000 |      | ns    |



3.7 LED Backlight Characteristics (Ta=25°C)

| Item            | Symbol | Condition | Min. | Тур. | Max. | Unit |  |
|-----------------|--------|-----------|------|------|------|------|--|
| Forward Voltage | Vf     |           | 2.9  | 3.1  | 3.3  | V    |  |
| Forward Current | If     | Vf=3.1V   |      | 90   |      | mA   |  |
| Color           | White  |           |      |      |      |      |  |

### \* RLED is the current limiting resistor for LED backlight. RLED=( VLED-3.1V)/90mA



#### Recommended vaule for RLED

| VLED | RLED          |
|------|---------------|
| 5.0V | 22Ω±1%,1/4W   |
| 3.3V | 2.4Ω±1%,1/10W |
| 3.0V | 0Ω,1/10W      |

### 3.8 Power Supply for Logic and LCD Driving





#### B. Use exernal bias source



- 1. CB=4.7uF/6.3V, CL=0.1uF/25V, CBIAS=0.1uF/6.3V
- 2. R1=330KΩ± 1%, R2=91KΩ± 1%, VR=100KΩ± 1%, RL=10MΩ
- 3. When use internal bias source, LCD contrast can only be adjusted by software.
- 4. When use external bias source, LCD contrast can be adjusted by either VR or software.
- 5. To ensure consistency of LCD contrast, circuitry B is recommended prior to circuitry A.

# 4. DISPLAY CONTROL COMMANDS

The following is a list of host commands supported by UC1608

C/D: 0: Control, 1: Data

W/R: 0: Write Cycle, 1: Read Cycle

# Useful Data bits

Don't Care

|    | Command                                   | C/D | W/R | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0 | Action              | Default          |
|----|-------------------------------------------|-----|-----|----|----|----|----|----|-----|-----|----|---------------------|------------------|
| 1  | Write Data Byte                           | 1   | 0   | #  | #  | #  | #  | #  | #   | #   | #  | Write 1 byte        | N/A              |
| 2  | Read Data Byte                            | 1   | 1   | #  | #  | #  | #  | #  | #   | #   | #  | Read 1 byte         | N/A              |
| 3  | Get Status                                | 0   | 1   | ΒZ | MX | DE | RS | WA | GN1 | GN0 | 1  | Get Status          | N/A              |
| 4  | Set Column Address LSB                    | 0   | 0   | 0  | 0  | 0  | 0  | #  | #   | #   | #  | Set CA[3:0]         | 0                |
| +  | Set Column Address MSB                    | 0   | 0   | 0  | 0  | 0  | 1  | #  | #   | #   | #  | Set CA[7:4]         | 0                |
| 5  | Set Mux Rate and Temperature Compensation | 0   | 0   | 0  | 0  | 1  | 0  | 0  | #   | #   | #  | Set<br>{MR, C[1:0]} | MR: 1<br>TC: 00b |
| 6  | Set Power Control                         | 0   | 0   | 0  | 0  | 1  | 0  | 1  | #   | #   | #  | Set PC[2:0]         | 101b             |
| 7  | Set Adv. Program Control                  | 0   | 0   | 0  | 0  | 1  | 1  | 0  | 0   | 0   | R  | For UltraChip only. | N/A              |
| ,  | ( double byte command )                   | 0   | 0   | #  | #  | #  | #  | #  | #   | #   | #  | Do not use.         | IV/A             |
| 8  | Set Start Line                            | 0   | 0   | 0  | 1  | #  | #  | #  | #   | #   | #  | Set SL[5:0]         | 0                |
| 9  | Set Gain and Potentiometer                | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0   | 0   | 1  |                     | GN=3<br>PM=0     |
| J  | (double byte command)                     | 0   | 0   | #  | #  | #  | #  | #  | #   | #   | #  |                     |                  |
| 10 | Set RAM Address Control                   | 0   | 0   | 1  | 0  | 0  | 0  | 1  | #   | #   | #  | Set AC[2:0]         | 001b             |
| 11 | Set All-Pixel-ON                          | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 1   | 0   | #  | Set DC[1]           | 0=disable        |
| 12 | Set Inverse Display                       | 0   | 0   | 1  | 0  | 1  | 0  | 0  | 1   | 1   | #  | Set DC[0]           | 0=disable        |
| 13 | Set Display Enable                        | 0   | 0   | 1  | 0  | 1  | 0  | 1  | 1   | 1   | #  | Set DC[2]           | 0=disable        |
| 14 | Set Fixed Lines                           | 0   | 0   | 1  | 0  | 0  | 1  | #  | #   | #   | #  | Set FL[3:0]         | 0                |
| 15 | Set Page Address                          | 0   | 0   | 1  | 0  | 1  | 1  | #  | #   | #   | #  | Set PA[3:0]         | 0                |
| 16 | Set LCD Mapping Control                   | 0   | 0   | 1  | 1  | 0  | 0  | #  | #   | #   | #  | Set LC[3:0]         | 0                |
| 17 | System Reset                              | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0   | 1   | 0  | System<br>Reset     | N/A              |
| 18 | NOP                                       | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 0   | 1   | 1  | No operation        | N/A              |
| 19 | Set LCD Bias Ratio                        | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 0   | #   | #  | Set BR[1:0]         | 10b=12           |
| 20 | Reset Cursor Mode                         | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 1   | 1   | 0  | AC[3]=0,<br>CA=CR   | N/A              |
| 21 | Set Cursor Mode                           | 0   | 0   | 1  | 1  | 1  | 0  | 1  | 1   | 1   | 1  | AC[3]=1,<br>CR=CA   | N/A              |
| 22 | Set Test Control                          | 0   | 0   | 1  | 1  | 1  | 0  | 0  | 1   | T   |    | For UltraChip only. | N/A              |
|    | (double byte command)                     | 0   | 0   | #  | #  | #  | #  | #  | #   | #   | #  | Do not use.         | N/A              |

Note: Please refer to UC1608 datasheet for details.

### 5. CONNECTION WITH MPU

UC1608 supports two parallel bus protocols, in either 8-bit or 4-bit bus width, and three serial bus protocols. Designers can either use parallel bus to achieve high data transfer rate, or use serial bus to save the I/O terminals. The interface bus mode is determined by BM[1:0] and [D7:D6] by the following relationship.

| Вι                | Bus type |                | 80    | 68    | 00    | S8 (4wr)       | S8uc (3wr) | S9 (3wr) |  |
|-------------------|----------|----------------|-------|-------|-------|----------------|------------|----------|--|
| \                 | Vidth    | 8-bit          | 4-bit | 8-bit | 4-bit |                |            |          |  |
| А                 | ccess    | Read/Write     |       |       |       | Write Only     |            |          |  |
|                   | BM[1:0]  | 10             | 00    | 11    | 01    |                | 00         | 01       |  |
|                   | D[7:6]   | Data           | 0x    | Data  | 0x    | 10             | 10         |          |  |
|                   | CS       | Chip Select    |       |       |       |                |            |          |  |
| Control<br>& Data | CD       | Control / Data |       |       |       |                |            | 0 or 1   |  |
| Pins              | WR0      | /WR R/W        |       |       |       | 0              |            |          |  |
|                   | WR1      | /R             | RD    | Е     | N     |                |            |          |  |
|                   | D[5:4]   | Data           | _     | Data  | _     |                | _          |          |  |
|                   | D[3:0]   | Data           | Data  | Data  | Data  | D0=SCK, D3=SDA |            |          |  |

Note: Connect unused control pins and data bus pins to VDD or VSS.



a. 8080 8-bit parallel interface



b. 4-wire SPI (S8) interface



c. 3-wire SPI (S9) interface

# 6. INITIALIZATION AND POWER OFF

6.1 Power on Initialization Sequence

|     | on initialization Sequenc                            | <u> </u>                                                                                                                                                                                                                                                                                         |
|-----|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Command                                              | Operation                                                                                                                                                                                                                                                                                        |
| 1   | Power on                                             | Power on                                                                                                                                                                                                                                                                                         |
| 2   | Automatic<br>Power-ON-Reset                          | There is built-in Power-On-Reset circuit in UC1608. System reset will be activated automatically after VDD is stabilized. Delay 15ms, and then start the following initialization commands.                                                                                                      |
| 3   | Set Mux Rate and<br>Temperature<br>Compensation: 26H | MR=1b: 1/128 duty<br>TC[1:0]=10b: -0.10%/℃                                                                                                                                                                                                                                                       |
| 4   | Set Power Control: 2DH                               | PC[1:0]=01b: 26nF < LCD < 43NF<br>PC[2]=1b: Internal VLCD                                                                                                                                                                                                                                        |
| 5   | Set LCD Bias Ratio: EAH                              | BR[1:0]=10b: 1/12 bias                                                                                                                                                                                                                                                                           |
| 6   | Set Gain and<br>Potentiometer: 81H, 8BH              | GN[1:0]=10b PM[5:0]=001011b: "001011b" is a reference value, modify this value to get the best display contrast. Because of the manufacturing dispersion of LCD modules, potentiometer (PM[5:0]) value may need be changed to match the driving voltage (VLCD) for different lot of LCD modules. |
| 7   | Set LCD Mapping Control:<br>C8H                      | MY=1b: COM Reverse MX=0b: SEG Normal MSF=0b: D[0:7] LSB first                                                                                                                                                                                                                                    |
| 8   | Set start Line: 40H                                  | SL[5:0]=00000b: Start line number=0                                                                                                                                                                                                                                                              |
| 9   | Set Display Enable: AFH                              | DC2=1b: Normal operation mode                                                                                                                                                                                                                                                                    |
| 10  | End of initialization                                |                                                                                                                                                                                                                                                                                                  |
| 11  | Write display data                                   |                                                                                                                                                                                                                                                                                                  |

6.2 Power off Sequence

| No. | Command           | Description               |
|-----|-------------------|---------------------------|
| 1   | Optional status   | Normal operation          |
| 2   | System Reset: E2H | Reset system, delay 2 ms. |
| 3   | Power off         | Power off                 |

# 7. ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)

| Item           | Symbol    | Condition   | Min. | Тур. | Max. | Unit | Note         |
|----------------|-----------|-------------|------|------|------|------|--------------|
| View Angle     | Ф2-Ф1     | Cr≥2 , θ=0° |      | 60   |      | Deg  | Note1, Note2 |
| Contrast Ratio | Cr        | Ф=0°,θ=0°   | 3    |      |      | -    | Note3        |
| T +            | tr (rise) | Ф=0°,θ=0°   |      | 200  |      | ms   |              |
| Response Time  | tf (fall) | Ф=0°,θ=0°   |      | 250  |      | ms   | Note4        |



Note1: Definition of viewing angle  $\phi$ ,  $\theta$ 



Note2: Definition of viewing angle range  $\phi1,\,\phi2$ 



Contrast Ratio =  $\frac{\text{Brightness of non-selected dot (B1)}}{\text{Brightness of selected dot (B2)}}$ 

Note3: Definition of contrast ratio (positive type)



Note3: Definition of response time

### 8. DIMENSIONAL OUTLINE



### 9. LCD MODULE NUMBERING SYSTEM



- (1) Brand
- (2) Module type
  - C Character module
  - G Graphic module
- (3) Display format

Character module: Number of characters per line, two digits XX

Graphic module : Number of columns, three digits XXX

(4) Display format

Character module: Number of lines, one digit X

Graphic module : Number of rows, two or three digits XX or XXX

- (5) Development number: One or two digits X or XX
- (6) LCD mode

**T** - TN Positive, Gray **N** - TN Negative, Blue

S - STN Positive, Yellow-green
 G - STN Positive, Gray
 B - STN Negative, Blue
 F - FSTN Positive, White

**K** - FSTN Negative, Black **L** - FSTN Negative, Blue

(7) Polarizer mode

**R** - Reflective **F** - Transflective **M** - Transmissive

(8) Backlight type

N - Without backlight L - Array LED D - Edge light LED E - EL C - CCFL

(9) Backlight color

Y - Yellow-green B - Blue W - White G - Green

A - Amber R - Red M - Multi color Nil –Without backlight

(10) Operating temperature range

**S** - Standard temperature ( $0 \sim +50$  °C) **H** - Extended Temperature ( $-20 \sim +70$  °C)

(11) Viewing direction

**3** - 3:00 **6** - 6:00 **9** - 9:00 **U** - 12:00

(12) DC-DC Converter

N or Nil – Without DC-DC converter V – Built in DC-DC converter

(13) Version code

Nil or 0~ZZZZZ - Version code

### 10. PRECAUTIONS FOR USE OF LCD MODULE

### 10.1 Handing Precautions

- 1) The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place, etc.
- 2) If the display panel is damaged and the liquid crystal substance inside it leaks out, be sure not to get any in your mouth. If the substance comes into contact with your skin or clothes, promptly wash it off using soap and water.
- 3) Do not apply excessive force on the surface of display or the adjoining areas of LCD module since this may cause the color tone to vary.
- 4) The polarizer covering the display surface of the LCD module is soft and easily scratched. Handle this polarizer carefully.
- 5) If the display surface of LCD module becomes contaminated, blow on the surface and gently wipe it with a soft dry cloth. If it is heavily contaminated, moisten cloth with one of the following solvents.
  - · Isopropyl alcohol
  - · Ethyl alcohol

Solvents other than those mentioned above may damage the polarizer.

Especially, do not use the following:

- · Water
- · Ketone
- · Aromatic Solvents
- 6) When mounting the LCD module make sure that it is free of twisting, warping, and distortion. Distortion has great influence upon display quality. Also keep the stiffness enough regarding the outer case.
- 7) Be sure to avoid any solvent such as flux for soldering never stick to Heat-Seal. Such solvent on Heat-Seal may cause connection problem of heat-Seal and TAB.
- 8) Do not forcibly pull or bend the TAB I/O terminals.
- 9) Do not attempt to disassemble or process the LCD module.
- 10) NC terminal should be open. Do not connect anything.
- 11) If the logic circuit power is off, do not apply the input signals.
- 12) To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - · Be sure to ground the body when handling the LCD module.
  - · Tools required for assembly, such as soldering irons, must be properly grounded.
  - · To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.
  - The LCD module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.

### 10.2 Storage Precautions

 When storing the LCD module, avoid exposure to direct sunlight or to the light of fluorescent lamps and high temperature/high humidity. Whenever possible, the LCD module should be stored in the same conditions in which they were shipped from our company. 2) Exercise care to minimize corrosion of the electrodes. Corrosion of the electrodes is accelerated by water droplets or a current flow in a high humidity environment.

### 10.3 Design Precautions

- 1) The absolute maximum ratings represent the rated value beyond which LCD module can not exceed. When the LCD modules are used in excess of this rated value, their operating characteristics may be adversely affected.
- 2) To prevent the occurrence of erroneous operation caused by noise, attention must be paid to satisfy VIL, VIH specification values, including taking the precaution of using signal cables that are short.
- 3) The liquid crystal display exhibits temperature dependency characteristics. Since recognition of the display becomes difficult when the LCD is used outside its designated operating temperature range, be sure to use the LCD within this range. Also, keep in mind that the LCD driving voltage levels necessary for clear displays will vary according to temperature.
- 4) Sufficiently notice the mutual noise interference occurred by peripheral devices.
- 5) To cope with EMI, take measures basically on outputting side.
- 6) If DC is impressed on the liquid crystal display panel, display definition is rapidly deteriorated by the electrochemical reaction that occurs inside the liquid crystal display panel. To eliminate the opportunity of DC impressing, be sure to maintain the AC characteristics of the input signals sent to the LCD Module.

#### 10.4 Others

- Liquid crystals solidify under low temperatures (below the storage temperature range) leading to defective orientation or the generation of air bubbles (black or white).
   Air bubbles may also be generated if the LCD module is subjected to a strong shock at a low temperature.
- 2) If the LCD modules have been operating for a long time showing the same display patterns, the display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. A normal operating status can be regained by suspending use for some time. It should be noted that this phenomenon does not adversely affect performance reliability.
- 3) To minimize the performance degradation of the LCD modules resulting from destruction caused by static electricity, etc., exercise care to avoid touching the following sections when handling the module:
  - · Terminal electrode sections.
  - · Part of pattern wiring on TAB, etc.